

CLC block in OR-XOR configuration is used to extract clock out of this configuration (Figure 8).

FIGURE 8: CLOCK EXTRACTION



This essentially is our Manchester decoder, where CLC OR-XOR is clock and D is data. If we use the rising edge of a clock signal to capture data from D, we

notice that every bit except the first one is decoded. The issue can be resolved in several ways, which will be discussed in the **Section "Synchronization"**.





The timing diagram above (Figure 9) is decoded into the following block diagram (Figure 10). There are five stages in this diagram:

- Stage 1 Incoming Manchester Signal
- Stage 2 D flip-flop that captures input data when NCO is triggered
- Stage 3 XOR gate to provide start time for NCO
- Stage 4 AND-OR gate to supply clock to NCO, and to ensure that it clocks for full <sup>3</sup>/<sub>4</sub> bit time
- Stage 5 NCO to generate ¾ bit time, started in mid-bit transition of previous bit





## PIC16F1509 IMPLEMENTATION

The device chosen for this implementation is PIC16F1509. It has four CLC blocks to implement combinational logic along with NCO to generate specific bit time. The following section covers the implementation of these blocks using the available resources in this device.

## Stage 1 – D Flip-Flop (CLC4)

This stage latches in the Manchester data on the falling edge of the clock signal. This output is the recovered data that will be fed into the microcontroller. The data is sampled on the clock falling edge, and is stable to be read on the clock rising edge, because the data line never changes on a rising clock edge.

## Stage 2 - XOR Gate (CLC2)

Because a transition is ensured in the middle of every bit in Manchester encoding, we can use an XOR gate to ensure that each mid-bit transition gives us a rising edge for Stage 3. This means that we are synchronizing our decoder in the middle of each bit.

## Stage 3 - NCO + AND-OR (CLC1)

The PIC16F1509 has a NCO module that is used to generate ¾ bit-time to capture data value. The NCO is used in active-low Pulse Frequency mode to output a pulse when ¾ bit time expires. The pulse width can be controlled using a Special Function Register. The module also requires a clock source that allows it to repeatedly add a fixed value to an accumulator at the specified clock rate, which will be supplied by CLC1.

These two blocks together are the most important in the decoder. They create a fixed length pulse for each rising edge coming out of Stage 2. The output of the NCO is fed back into the AND-OR gate, so that when the output of Stage 2 goes to zero, the NCO will continue clocking until it overflows.

When the part is first configured, it will output a single  $\frac{3}{4}$  bit length pulse. This is needed to put the NCO in its active-low state. When it is active, the NCO is waiting on the output pulse width clocks configured in the NCOCLK register.\* Once a clock source is supplied, it will finish its active pulse and start counting again.

\*Design Tip: By removing the clock source from the NCO and holding it in its active state, you have essentially created a way to control the duty cycle of the NCO.







DIGITAL DESIGN S.r.l. via Viazza II tronco n°53 - 41042 Fiorano Modenese-Mo-Italy Te1. +39 0536 073290 - Fax +39 0536 073292 Digital Incorporation

USA DIGITAL inc. 1002 Maddox Simpson Parkway - Lebanon, 37090 (TN) USA Phone +1 6155476980

Contact us: elenapellesi@ddsrl.com; amministrazione@ddsrl.com

www.ddsrl.com